# **HeLLO CTF '23**

# **Tutorial on Hardware (Sequential) Obfuscation**

# By accessing the package, you agree not to redistribute any of the components of this package.

Welcome to the **HeLLO CTF** '23 competition. This document provides a tutorial on how you can use the resources we have provided to see the transformation of a design once it gets obfuscated through sequential obfuscation scheme.

### The warm-up package contains the followings:

- test obf.v
  - Netlist of the obfuscated design
- test\_org.v
  - Netlist of the original design
- test obf unlock tb.v
  - Test bench for loading the obfuscated design, reading inputs from "test\_unlock\_inputs.txt", inputting these to the design, and producing/recording the outputs in "test\_obfuscated\_outputs.txt"
- test\_org\_tb.v
  - Test bench for loading the original design, reading inputs from "test\_original\_inputs.txt", inputting these to the design, and producing/recording the outputs in "test\_original\_outputs.txt"
- test\_original\_inputs.txt
  - A file containing a sequence of 10000 inputs that are loaded by the test bench
- test\_unlock\_inputs.txt
  - A file containing 10031 inputs, where the first 31 inputs are used to unlock the obfuscated design, and the remaining 10000 inputs are the functional inputs
- test\_original\_outputs.txt
  - o Simulation-generated outputs of the original design (note, running a new simulation will replace this file)
- test\_obfuscated\_outputs.txt
  - Simulation-generated outputs of the obfuscated design (note, running a new simulation will replace this file)
- keyVectors.txt
  - $\circ$  A file containing the sequence of inputs used to unlock the obfuscated design
- keyPortMapping.txt
  - o A file that represents how the bits in a line from keyVectors.txt correspond to the input ports of the design
- test\_obf\_summary.log
  - Limited details/statistics for the obfuscation process
- lib/: A directory containing the synthesis and simulation library files.

#### ### Standard Cell Library ###

Please do not redistribute this as it is made available to you only for this competition.

We use the standard cells available as part of the SkyWater Technology Foundry's 130nm node [1] for synthesis and simulation of designs shared as part of this warm-up package. The library files used can be found inside the 'lib/' directory:

- o sky130\_uf\_mod.v : SkyWater Library in Verilog format. [USED for simualtion.]
- o sky130\_uf\_mod.db: SkyWater Library in DB format. [USED for synthesis.]
- sky130 uf mod.lib: SkyWater Library in Liberty format. [USED for synthesis.]

# Details:

• "test\_org.v" is the oracle netlist. Its testbench, "test\_org\_tb.v" can be found that instantiates the module (test\_org) from the "test\_org.v" and reads in the 10000 input patterns listed in "test\_original\_inputs.txt" file. The input patterns are mapped to primary inputs following the mapping order found in the "keyPortMapping.txt"

file. A file "test\_original\_outputs.txt" file is being generated by simulating the oracle using the testbench which has 10000 responses being recorded against 10000 input patterns.

- "test\_unlock\_inputs.txt" file has (31+10000) patterns where the first 31 patterns are the key patterns which matches with the patterns from "keyVectors.txt" file (except the 'x's have been replaced by constants). Rest of the 10000 patterns are the same as in the "example original inputs.txt" file.
- The locked circuit "test\_obf.v" is simulated using the "test\_obf\_unlock\_tb.v" testbench. This testbench reads in the key patterns followed by the 10000 random patterns both listed in "test\_unlock\_inputs.txt" file and generates "test\_obfuscated\_outputs.txt" file which consists (31+10000) responses from the (un)locked circuit.
- By escaping the first 31 responses from "test\_obfuscated\_outputs.txt" file, the number of responses can be reduced to 10000 and both "test\_original\_outputs.txt" and "test\_obfuscated\_outputs.txt" contain the exact same patterns meaning the correct key has been applied. A simple script (not included) can give you the matching and/or non-matching patterns. You can use the command line program "diff" for this.
- If incorrect key patterns are inserted or no key patterns have been inserted at all, the simulation will result in mismatching outputs between the oracle and locked circuits.

# **Example simulation script:**

Synopsys VCS can be used to simulate designs by invoking the following UNIX commands in terminal (ensuring all the files are in current working directory):

### Simulation of original design:

```
$ vcs -full64 -timescale=1ns/1ns -R +define+NULL=0 -v lib/sky130_uf_mod.v test_org_tb.v
test org.v
```

### Simulation of obfuscated design:

```
$ vcs -full64 -timescale=1ns/1ns -R +define+NULL=0 -v lib/sky130_uf_mod.v
test_obf_unlock_tb.v test_obf.v
```

# **Tasks**

This tutorial is designed to help you become more familiar with the netlists you will receive in the challenge round. NO POINTS WILL BE AWADED FOR EVALUATION OF THE WARM-UP DESIGN. However, you are more than welcome to report the insight on your analysis.

If you have any queries, let us know:

- o Aritra Dasgupta (aritradasgupta@ufl.edu)
- Sudipta Paria (<u>sudiptaparia@ufl.edu</u>)

### References

[1] SkyWater Technology Foundry's 130nm node: https://github.com/google/skywater-pdk

## Good luck!